A tutorial on creating an UART interface between the Basys 3 board and the computer terminal in VHDL running on FPGA.
This project demonstrates the capability of high-level synthesis in describing digital systems by implementing a 0-9 Up/Down counter.
This simple project uses Xilinx Vitis 2020.1 to run an up/down BCD counter on Basys-3 board.
The goal of this mini-project is to drive a 4-phase bipolar stepper motor using high-level synthesis for FPGA.
Using an example, this project demonstrates the impact of the combinational circuit design in HLS.
This project implements a digital dice roller on Basys3 board using HLS.
How to control a light sensor in HLS using Basys 3 board.