A tutorial on creating an UART interface between the Basys 3 board and the computer terminal in VHDL running on FPGA.
This project implements a UART transmit logic design in HLS.
This project demonstrates the capability of high-level synthesis in describing digital systems by implementing a 0-9 Up/Down counter.
This simple project uses Xilinx Vitis 2020.1 to run an up/down BCD counter on Basys-3 board.
This mini-project shows how to display a floating-point number on 7-segments using C/C++ HLS.
AXI-Lite registers bank. Can be monitored/changed via TCL commands. Also monitored through a seven-segment display + onboard switches.
In this project I'll show you how to implement a BCD decoder on the BASYS 3 using the switches and the 7 segments display on the board.